



# IN1006 Systems Architecture (PRD1 A 2022/23)

🔏 | My Moodle | IN1006 PRD1 A 2022-23 | COURSEWORK 1: Weekly Assessed Quiz | Quiz 6 Weekly Assessed Quiz 2022

| Started on            | Thursday, 8 December 2022, 4:34 PM        |
|-----------------------|-------------------------------------------|
| State                 | Finished                                  |
| Completed on          | Thursday, 8 December 2022, 4:38 PM        |
| Time taken            | 4 mins 25 secs                            |
| Grade                 | <b>10.00</b> out of 10.00 ( <b>100</b> %) |
| Question <b>1</b>     |                                           |
| Correct               |                                           |
| Mark 1.00 out of 1.00 |                                           |
|                       |                                           |

Which of the following best describes why a memory hierarchy is needed?

## Select one:

- a. SRAM is cheaper than DRAM per unit of memory.
- b. Don't know/no answer
- oc. Processor speeds have increased faster than SRAM speeds.
- Od. DRAM is cheaper than SRAM per unit of memory.
- e. Processor speeds have increased faster than memory speeds and there are different technologies of memory with different speeds and costs.
- of. It is useful to be able to exceed physical memory limits.

The need for a memory hierarchy is driven by the increasing gap between the speed of the processor and the speed of main memory (though it has other useful applications, e.g. in allowing physical memory) and the different technologies of memory.

The correct answer is: Processor speeds have increased faster than memory speeds and there are different technologies of memory with different speeds and costs.

| Correct           |                                                                                                                                 |          |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------|----------|
| Mark 1.00 o       | out of 1.00                                                                                                                     |          |
|                   |                                                                                                                                 |          |
| Which o           | of the following best describes a cache memory in Harvard Architecture?                                                         |          |
| Select o          | one:                                                                                                                            |          |
| ⊚ a               | An arrangement where the data and instruction caches are separated.                                                             | <b>~</b> |
| ○ b.              | An arrangement where data and instructions appear in the same cache.                                                            |          |
|                   | A cache where the assignment of data items (blocks) to cache lines is determined by the last n-bits of the data item's address. |          |
| O d               | A cache where the last n-bits of a block's address denotes which grouping of cache lines are used.                              |          |
| О е.              | Don't know/no answer                                                                                                            |          |
| O f.              | A cache where each data item can be assigned to any block as needed.                                                            |          |
|                   |                                                                                                                                 |          |
| The Har           | vard cache architecture refers to an arrangement where the data and instructions are split into separate caches.                |          |
| The cor           | rect answer is: An arrangement where the data and instruction caches are separated.                                             |          |
|                   |                                                                                                                                 |          |
| Question <b>3</b> |                                                                                                                                 |          |
| Correct           |                                                                                                                                 |          |
| Mark 1.00 o       | out of 1.00                                                                                                                     |          |
|                   |                                                                                                                                 |          |
| Which o           | of the following is the best description of the concept of sequential locality?                                                 |          |
| Select o          | one:                                                                                                                            |          |
|                   | Items stored together in memory get used together.                                                                              |          |
|                   | Instructions tend to be accessed sequentially.                                                                                  | •        |
|                   | Don't know/no answer                                                                                                            |          |
|                   | Items get placed in cache lines in the order that they enter.                                                                   |          |
|                   | Items in memory tend to get used more than once when accessed.                                                                  |          |
|                   | Items get removed from the cache based on the order that they enter.                                                            |          |

Sequential locality refers to the common feature of programs that instructions tend to be accessed sequentially.

The correct answer is: Instructions tend to be accessed sequentially.

Question  ${\bf 2}$ 

# Question **4**Correct Mark 1.00 out of 1.00

Suppose we have a byte-addressable computer which has a memory of 4,294,967,296 addresses, a cache with 32 blocks where each block contains 32 bytes. What is the size of the block (B), offset (O) and the tag (T) fields in the memory addresses used by this computer.

#### Select one:

- $\bigcirc$  a. T= 22, O= 5 and B = 5
- b. T= 16, O= 8 and B = 8
- o. Don't know/no answer
- $\bigcirc$  d. T= 28, O= 2 and B = 2
- e. T= 24, O= 4 and B = 4
- $\bigcirc$  f. T= 8, O= 16 and B = 8

As the computer has a memory with 4,294,967,296 bytes, it will need 32 bits to identify the addresses of all of them (4,294,967,296 =  $2^{32}$ ). Thus, the total size of the tag, block and offset (TBO) fields is 32.

As the cache has 32 blocks, it can be indexed with 5 bits (32 =  $2^5$ ), so the size of the block (B) field is 5 bits.

As each block has 32 bytes, so it can be indexed with 5 bits (32 =  $2^5$ ) or, equivalently, the offset (O) field must be 5 bits long.

Thus, the tag (T) field is: TBO - B - O = 32 - 5 - 5 = 22.

The correct answer is: T=22, O=5 and B=5

# Question **5**

Correct

Mark 1.00 out of 1.00

The reason for the implementation of the cache memory is?

## Select one:

- a. To mitigate the difference in speeds of operation of the processor and memory
- b. To reduce the memory access and cycle time
- o. All of the mentioned
- Od. To increase the internal memory of the system

Your answer is correct.

The correct answer is "to mitigate the difference in speeds of operation of the processor and memory". Cache will not increase the physical memory size or reduce the memory access and cycle time

The correct answer is: To mitigate the difference in speeds of operation of the processor and memory

| Correct                                                                                                                                                                                                                                    |          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Mark 1.00 out of 1.00                                                                                                                                                                                                                      |          |
|                                                                                                                                                                                                                                            |          |
| Which of the following is the correct ordering of the following memory types in decreasing order of speed.                                                                                                                                 |          |
| Select one:                                                                                                                                                                                                                                |          |
| a. SRAM, flash memory, DRAM, hard disk drive.                                                                                                                                                                                              |          |
| ○ b. Hard disk drive, flash memory, DRAM, SRAM.                                                                                                                                                                                            |          |
| oc. Don't know/no answer                                                                                                                                                                                                                   |          |
| <ul><li>d. SRAM, DRAM, flash memory, hard disk drive.</li></ul>                                                                                                                                                                            | <b>~</b> |
| e. Hard disk drive, flash memory, SRAM, DRAM.                                                                                                                                                                                              |          |
| f. flash memory, SRAM, DRAM, hard disk drive.                                                                                                                                                                                              |          |
| SRAM is the fastest type of memory, followed by DRAM, flash and hard disks.                                                                                                                                                                |          |
| The correct answer is: SRAM, DRAM, flash memory, hard disk drive.                                                                                                                                                                          |          |
| o                                                                                                                                                                                                                                          |          |
| Question <b>7</b> Correct                                                                                                                                                                                                                  |          |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                      |          |
|                                                                                                                                                                                                                                            |          |
| Suppose the cache access time of a computer is 10ns and its main memory access time is 15 times slower. Assuming that the cache hit rate is 70%, what is the effective access time (EAT) for the processor to access an item in the cache? |          |
| Select one:                                                                                                                                                                                                                                |          |
| ○ a. 200ns                                                                                                                                                                                                                                 |          |
| ○ b. 52ns for 90% of the times.                                                                                                                                                                                                            |          |
| © c. 52ns                                                                                                                                                                                                                                  | ~        |
| od. 210ns for 30% of the times                                                                                                                                                                                                             |          |
| ○ e. Don't know/no answer                                                                                                                                                                                                                  |          |
| ○ f. 10ns                                                                                                                                                                                                                                  |          |
| Your answer is correct.                                                                                                                                                                                                                    |          |
| EAT = 0.7*10ns + (1-0.7)*150ns = 52ns                                                                                                                                                                                                      |          |
| The correct answer is: 52ns                                                                                                                                                                                                                |          |
|                                                                                                                                                                                                                                            |          |
|                                                                                                                                                                                                                                            |          |

Question  $\bf 6$ 

| Correct                                                                                                                                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mark 1.00 out of 1.00                                                                                                                                                                              |
|                                                                                                                                                                                                    |
| Which of the following best describes the composition of a 64-bit register.                                                                                                                        |
| Select one:                                                                                                                                                                                        |
| <ul><li></li></ul>                                                                                                                                                                                 |
| ○ b. 32 D flip-flops and 16 RS flip-flops.                                                                                                                                                         |
| ○ c. 64 RS flip-flips                                                                                                                                                                              |
| ○ d. 32 D flip-flops.                                                                                                                                                                              |
| e. 32 D flip-flops and 32 RS flip-flops                                                                                                                                                            |
| ○ f. Don't know/no answer                                                                                                                                                                          |
|                                                                                                                                                                                                    |
| A n-bit register is built from n-D flip-flips connected by a bus.                                                                                                                                  |
| The correct answer is: 64 D flip-flops                                                                                                                                                             |
|                                                                                                                                                                                                    |
| Question 9                                                                                                                                                                                         |
| Correct                                                                                                                                                                                            |
| Mark 1.00 out of 1.00                                                                                                                                                                              |
|                                                                                                                                                                                                    |
| Suppose we have a byte-addressable computer using direct mapping with 16-bit main memory addresses and 32 blocks of cache. If each block contains 8 bytes, determine the size of the offset field. |
| Select one:                                                                                                                                                                                        |
| ○ a. 8                                                                                                                                                                                             |
| b. Don't know/no answer                                                                                                                                                                            |
| ○ c. 16                                                                                                                                                                                            |
| ○ d. 32                                                                                                                                                                                            |
| <ul><li>● e. 3</li></ul>                                                                                                                                                                           |
| O f. 5                                                                                                                                                                                             |
|                                                                                                                                                                                                    |
| The total size of the tag, block and offset fields is 16.                                                                                                                                          |
| $32 = 2^5$ blocks of cache can be indexed with 5 bits, so block is 5 bits.                                                                                                                         |
| Since each block has 8=2 <sup>3</sup> bytes we need 3 bits for the offset to access each byte in the block.                                                                                        |
| Finally, the tag field is: 16 - 5 - 3 = 8.                                                                                                                                                         |
| The correct answer is: 3                                                                                                                                                                           |
|                                                                                                                                                                                                    |
|                                                                                                                                                                                                    |
|                                                                                                                                                                                                    |
|                                                                                                                                                                                                    |

Question **8** 

| Assume a computer having a main memory of 2 <sup>32</sup> bytes and a direct mapped cache of 1024 blocks each of which containing 32 bytes. To which cache block the main memory address 000063FA <sub>16</sub> map?  Select one:  a. Block 1  b. Block 64  c. Block 799  d. Block 1024  e. Don't know/no answer  f. Block 573  As the computer has a memory with 2 <sup>32</sup> bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32.  As the cache has 1024 blocks, it can be indexed with 10 bits (1024 = 2 <sup>10</sup> ), so the size of the block (B) field is 10 bits.  As each block has 32 bytes, so it can be indexed with 5 bits (32 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long. Thus, the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17.  Consequently the memory address format will be  TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit)  The hexadecimal address 000003FA <sub>16</sub> corresponds to the binary address:  0000 0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0100 011 1111 110  And if we convert 110 0011 111 <sub>bin</sub> to decimal, we get 799 <sub>9ec</sub> So the given address will map to block 799 in cache. |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Select one:  a. Block 1  b. Block 64  c. Block 799  d. Block 1024  e. Don't know/no answer  f. Block 573   As the computer has a memory with 2 <sup>32</sup> bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32.  As the cache has 1024 blocks, it can be indexed with 10 bits (1024 = 2 <sup>10</sup> ), so the size of the block (B) field is 10 bits.  As each block has 32 bytes, so it can be indexed with 5 bits (30 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long. Thus, the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17.  Consequently the memory address format will be  TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit)  The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address:  0000 0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0110 0011 11111 1010                                                                                                                                                                                                                                                                                                                                                             |
| Select one:  a. Block 1  b. Block 64  c. Block 799  d. Block 1024  e. Don't know/no answer  f. Block 573   As the computer has a memory with 2 <sup>32</sup> bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32.  As the cache has 1024 blocks, it can be indexed with 10 bits (1024 = 2 <sup>10</sup> ), so the size of the block (B) field is 10 bits.  As each block has 32 bytes, so it can be indexed with 5 bits (32 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long. Thus, the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17.  Consequently the memory address format will be  TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit)  The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address:  0000 0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0110 0011 11111 1010                                                                                                                                                                                                                                                                                                                                                             |
| <ul> <li>a. Block 1</li> <li>b. Block 64</li> <li>c. Block 799</li> <li>d. Block 1024</li> <li>e. Don't know/no answer</li> <li>f. Block 573</li> </ul> As the computer has a memory with 2 <sup>32</sup> bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32. As the cache has 1024 blocks, it can be indexed with 10 bits (1024 = 2 <sup>10</sup> ), so the size of the block (B) field is 10 bits. As each block has 32 bytes, so it can be indexed with 5 bits (32 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long. Thus, the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17. Consequently the memory address format will be TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit) The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address: 0000 0000 0000 0000 0110 0011 1111 1010 So the block part in this address consists of the bold bits below: 0000 0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                    |
| <ul> <li>b. Block 64</li> <li>c. Block 799</li> <li>d. Block 1024</li> <li>e. Don't know/no answer</li> <li>f. Block 573</li> </ul> As the computer has a memory with 2 <sup>32</sup> bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32. As the cache has 1024 blocks, it can be indexed with 10 bits (1024 = 2 <sup>10</sup> ), so the size of the block (B) field is 10 bits. As each block has 32 bytes, so it can be indexed with 5 bits (32 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long. Thus, the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17. Consequently the memory address format will be TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit) The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address: 0000 0000 0000 0000 0110 0011 1111 1010 So the block part in this address consists of the bold bits below: 0000 0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                        |
| <ul> <li>c. Block 799</li> <li>d. Block 1024</li> <li>e. Don't know/no answer</li> <li>f. Block 573</li> </ul> As the computer has a memory with 2 <sup>32</sup> bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32. As the cache has 1024 blocks, it can be indexed with 10 bits (1024 = 2 <sup>10</sup> ), so the size of the block (B) field is 10 bits. As each block has 32 bytes, so it can be indexed with 5 bits (32 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long. Thus, the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17. Consequently the memory address format will be TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit) The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address: 0000 0000 0000 0000 0110 0011 1111 1010 So the block part in this address consists of the bold bits below: 0000 0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                             |
| <ul> <li>d. Block 1024</li> <li>e. Don't know/no answer</li> <li>f. Block 573</li> </ul> As the computer has a memory with 2 <sup>32</sup> bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32. As the cache has 1024 blocks, it can be indexed with 10 bits (1024 = 2 <sup>10</sup> ), so the size of the block (B) field is 10 bits. As each block has 32 bytes, so it can be indexed with 5 bits (32 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long. Thus , the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17. Consequently the memory address format will be TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit) The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address: 0000 0000 0000 0000 0110 0011 1111 1010 So the block part in this address consists of the bold bits below: 0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                       |
| e. Don't know/no answer  f. Block 573  As the computer has a memory with 2 <sup>32</sup> bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32.  As the cache has 1024 blocks, it can be indexed with 10 bits (1024 = 2 <sup>10</sup> ), so the size of the block (B) field is 10 bits.  As each block has 32 bytes, so it can be indexed with 5 bits (32 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long.  Thus, the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17.  Consequently the memory address format will be  TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1s <sup>t</sup> bit)  The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address:  0000 0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| As the computer has a memory with 2 <sup>32</sup> bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32.  As the cache has 1024 blocks, it can be indexed with 10 bits (1024 = 2 <sup>10</sup> ), so the size of the block (B) field is 10 bits.  As each block has 32 bytes, so it can be indexed with 5 bits (32 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long.  Thus, the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17.  Consequently the memory address format will be  TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit)  The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address:  0000 0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| As the computer has a memory with 2 <sup>32</sup> bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32.  As the cache has 1024 blocks, it can be indexed with 10 bits (1024 = 2 <sup>10</sup> ), so the size of the block (B) field is 10 bits.  As each block has 32 bytes, so it can be indexed with 5 bits (32 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long.  Thus, the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17.  Consequently the memory address format will be  TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit)  The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address:  0000 0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| the tag, block and offset (TBO) fields is 32.  As the cache has 1024 blocks, it can be indexed with 10 bits (1024 = 2 <sup>10</sup> ), so the size of the block (B) field is 10 bits.  As each block has 32 bytes, so it can be indexed with 5 bits (32 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long.  Thus, the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17.  Consequently the memory address format will be  TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit)  The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address:  0000 0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| As each block has 32 bytes, so it can be indexed with 5 bits (32 = 2 <sup>5</sup> ) or, equivalently, the offset (O) field must be 5 bits long. Thus , the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17.  Consequently the memory address format will be  TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit)  The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address:  0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Thus , the tag (T) field is: TBO - B - O = 32 - 10 - 5 = 17.  Consequently the memory address format will be  TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit)  The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address:  0000 0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Consequently the memory address format will be  TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit)  The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address:  0000 0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| TAG (32 <sup>nd</sup> to 16 <sup>th</sup> ) BLOCK (15 <sup>th</sup> to 6 <sup>th</sup> bit) OFFSET (5 <sup>th</sup> to 1 <sup>st</sup> bit)  The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address:  0000 0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| The hexadecimal address 000063FA <sub>16</sub> corresponds to the binary address: <b>0000 0000 0000 0110 0011 1111 1010</b> So the block part in this address consists of the bold bits below:  0000 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0000 0000 0000 0110 0011 1111 1010  So the block part in this address consists of the bold bits below: 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| So the block part in this address consists of the bold bits below: 0000 0000 0000 0110 0011 1111 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0000 0000 0000 011 <b>0 0011 111</b> 1 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0000 0000 0000 011 <b>0 0011 111</b> 1 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| And if we convert 110 0011 111 to decimal, we get 799 to So the given address will man to block 799 in cache                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| And if we convert 110 0011 111 pin to decimal, we get 733 aec 30 the given address will map to block 733 in eache.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| The correct answer is: Block 799                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Quiz 5 _ Weekly Assessed Quiz 2022                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Jump to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Quiz 7 \_ Weekly Assessed Quiz 2022 ►

Quiz navigation



Show one page at a time

Finish review

Question 10